IEEE TRANSACTIONS ON ELECTRON DEVICES

# An Over 120 dB Single Exposure Wide Dynamic Range CMOS Image Sensor With Two-Stage Lateral Overflow Integration Capacitor

Yasuyuki Fujihara<sup>®</sup>, *Graduate Student Member, IEEE*, Maasa Murata<sup>®</sup>, *Member, IEEE*, Shota Nakayama, Rihito Kuroda<sup>®</sup>, *Member, IEEE*, and Shigetoshi Sugawa, *Member, IEEE* 

Abstract—This article presents a prototype linear response single exposure CMOS image sensor with two-stage lateral overflow integration capacitors (LOFIC) exhibiting over the 120-dB dynamic range (DR) with 11.4 Me<sup>-</sup> full well capacity (FWC) and maximum signal-to-noise ratio (SNR) of 70 dB. The measured SNR at all switching points were over 35 dB thanks to the proposed two-stage LOFIC.

Index Terms—CMOS image sensor (CIS), lateral overflow integration capacitor (LOFIC), signal-to-noise ratio (SNR), wide dynamic range (WDR).

#### I. Introduction

ENSING technologies using CMOS image sensors (CISs) have been utilized in many applications, such as machine vision, automotive, analytical instruments, and absorption imaging. In such application areas, a wider dynamic range (WDR) performance without signal-to-noise ratio (SNR) drop at the signal switching point is desired for improving sensing accuracy over the wide range of illumination conditions. In addition, suppression of motion blur is important when capturing moving objects [1].

Several WDR technologies have been reported so far; multiple exposure [2]–[10], dual photodiode (Dual PD) [11]–[14], dual conversion gain (DCG) [15]–[18], lateral overflow integration capacitors (LOFICs) [19]–[26], and combination of the above [1], [27]–[31]. The multiple exposure approach captures a few images with different exposure periods. The approach with a combination of PDs captures an image with multiple PDs with different size or light sensitivity in a single exposure. The DCG approach changes conversion gain (CG) by controlling a switch connected to a capacitor and floating diffusion (FD) in a pixel during the horizontal blanking period. The LOFIC approach accumulates overflow-electrons from PD and FD capacitors and reads out signals with different

Manuscript received September 3, 2020; revised October 23, 2020; accepted November 11, 2020. This work was supported by the Japan Society for the Promotion of Science (JSPS) the Grant-in-Aid for Scientific Research (KAKENHI) under Grant 17H04921 and Grant 18J20657. The review of this article was arranged by Editor L. Pancheri. (Corresponding author: Yasuyuki Fujihara.)

The authors are with the Graduate School of Engineering, Tohoku University, Sendai 980-8579, Japan (e-mail: yasuyuki.fujihara. q1@dc.tohoku.ac.jp).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TED.2020.3038621.

Digital Object Identifier 10.1109/TED.2020.3038621

sensitivity in a single exposure. This approach allows the independent design of CG and full well capacity (FWC), resulting about 100 dB single exposure DR [19]–[20]. Consequently, the maximum SNR on the high light side can be increased without decreasing sensitivity. In addition, single PD architecture is to be beneficial to maintain the optical performance when applying the image sensors to the various optical configurations.

The purpose of this article is to demonstrate the principle of the two-stage LOFIC for further improvement of the DR with high SNR at signal switching points [32]. A  $16-\mu m$  pixel pitch prototype CIS with two-stage LOFIC introducing a high capacitance density trench MOS capacitor as LOFIC was fabricated.

Recently, an over 120-dB DR CIS introducing a 1.6 pF lateral overflow integration trench capacitor (LOFITreC) to improve both maximum SNR and SNR at signal switching point was reported [26].

In this article, we additionally discuss in detail the two-stage LOFIC and its potential tuning procedure, the SNR characteristics, and the prospects of pixel shrinking. Section II shows key technologies of this work, Section III shows measurement results, and the conclusion is in Section IV.

## II. DEVELOPED CIS

# A. Circuit Architecture and Operation

Fig. 1 shows the circuit block diagram of the developed CIS. The pixel consists of a pinned PD, a transfer gate (T), an FD, a source follower driver (SF), a select switch (X), a first overflow switch (S1), a LOFIC1, a second overflow switch (S2), a LOFIC2, and a reset gate (R). In this work, the 67-fF LOFIC1 and 1.5-pF LOFIC2 are integrated adjacent to the PD. The values of the capacitances are designed to achieve sufficient SNR at signal switching points. The developed prototype chip has three pairs of parallel analog outputs and they are converted by differential analog-to-digital converters (ADCs) outside the chip. When column-parallel ADCs are introduced, their suitable circuit architecture needs to be examined.

Figs. 2 and 3 show the operation timing diagram and the potential diagram of the two-stage LOFIC operation, respectively. After the PD reset, a reset signal for the highest FWC signal S3 converted at FD + LOFIC1 + LOFIC2 is read out at t1. A reset signal for high FWC signal S2 converted at



Fig. 1. Circuit block diagram of the developed CIS with two-stage LOFIC.



Fig. 2. Operation timing diagrams of two-stage LOFIC operation.



Fig. 3. Potential diagrams of a two-stage LOFIC operation, illustrating a high illumination condition.

FD + LOFIC1 is read out at t2. When high-intensity light is irradiated to the pixel during the integration period (t3), overflow photoelectrons from PD and FD are accumulated in the LOFIC1 and overflow photoelectrons from LOFIC1 are accumulated in the LOFIC2. A reset signal for high sensitivity signal S1 converted at FD is read out at t4. Photoelectrons accumulated in the PD are transferred to the FD at t5. A high



Fig. 4. (a) Pixel layout and (b) pixel cross-sectional diagram of line A-A', and cross-sectional TEM images of (c) line B-B', and (d) line C-C'.

sensitivity signal converted at small capacitance FD (S1) at t6, a high FWC signal converted at FD+LOFIC1 (S2) at t7 and a highest FWC signal converted at FD + LOFIC1 + LOFIC2 (S3) at t8 are read out to achieve WDR under a single exposure.

Fig. 4(a) shows the layout diagram of the 16-μm pitch pixel of the prototype CIS developed in this work and 4(b) shows the pixel cross-sectional diagram. The trench capacitors were integrated inside each pixel as LOFICs to achieve high FWC and a sufficiently high fill factor (FF). The TEM images of LOFIC are shown in Fig. 4(c) and (d). A deep p-well (DPW) was formed around the LOFIC in order to form a potential barrier between the inversion layer of LOFIC and the buried n-type layer of pinned PD. The concentration of DPW was optimized to obtain a uniform capacitance of LOFIC across the signal range. To suppress the leakage current of the charge integration node of LOFIC, overflown-photoelectrons from the PD and FD are accumulated at the n<sup>+</sup>-doped poly-Si buried electrode. The inversion layer induced at the Si substrate side interface and n<sup>+</sup> layer are connected to the ground.



Fig. 5. Micrograph of the developed CIS chip.

### B. Chip Fabrication

The developed CIS was fabricated by using a 0.18- $\mu$ m 1-Poly-Si 5-Metal layer CIS technology with a 20- $\mu$ m thick p-epitaxial layer on an n-type Si substrate. The chip size is  $3.65~\text{mm}^{\text{H}} \times 4.64~\text{mm}^{\text{V}}$  and the effective pixel array size is  $2.05~\text{mm}^{\text{H}} \times 2.05~\text{mm}^{\text{V}}$ . A 3.3-V power supply voltage is employed.

Fig. 5 shows the micrograph of the fabricated chip with  $128^{H} \times 128^{V}$  effective pixels. The number of pixels is easily extendable under the same design.

# III. MEASUREMENT RESULTS

Figs. 6 and 7 show the potential diagrams for each of the voltage levels of pixel transistors and the measured dependence of the light signal on voltage levels of pixel transistors along the overflow path, respectively. The objective of this measurement is to find the potential setting to obtain a stable and sufficiently high saturation of each signal and to form an overflow path so that all photoelectrons are to be accumulated during the integration period simultaneously.  $V_{\rm FD}$ is the input-referred FD voltage for reading out S1, S2, and S3.  $V_{TL}$ ,  $V_{S1L}$ , and  $V_{S2L}$  are the voltage levels of T, S1, and S2 during the integration period shown in the top figure of Fig. 6 (Definition) and on the x-axis in Fig. 7, respectively. The vertical axis of Fig. 6 indicates the potential for electrons. Since photoelectrons have a negative charge, as the number of photoelectrons increases, the  $V_{\rm FD}$  voltage becomes the lower. Fig. 6(A"), (A'), and (A) shows the typical choice of potential condition for determining the voltage settings of the pixel transistors. Both formation of overflow-path and sufficient saturation of each signal are achieved in these conditions. The potential tuning of the two-stage LOFIC is carried out by following three steps: first forming overflow path from PD to FD by tuning  $V_{TL}$  shown in Fig. 7(a), from FD to LOFIC1 by  $V_{S1L}$  in Fig. 7(b), and from LOFIC1 to LOFIC2 by  $V_{\rm S2L}$  in Fig. 7(c). The measurement procedure is as follows: first setting the target voltage to get the highest saturation level, and setting the light level to an intensity that saturates the target signal and then, sweeping the target voltage. In Fig. 7(a), the  $V_{\rm TL}$  was first set to  $-1.0~{\rm V}$  and the light level was set to saturate signal S1, and then the  $V_{TL}$  was swept to measure



Fig. 6. Potential diagrams for each of the voltage levels of pixel transistors shown in Fig. 7, (A)-(G).

the  $V_{\rm FD}$  under the same light conditions. Fig. 6(A") shows the typical choice of the potential condition. Fig. 6(B) is in the condition that the potential barrier of the T transistor is too high to form an overflow path. Fig. 6(C) is in the condition that saturation of PD is reduced because the potential barrier of the T transistor is too low. This condition leads to the reduction



Fig. 7. (a)–(c) Measured dependence of the light signal on the voltage levels of pixel transistors along the overflow path in order to describe the potential tuning procedure of the two-stage LOFIC.

of SNR at the signal switching points. In Fig. 7(b), the  $V_{\rm SIL}$  was swept. Fig. 6(A') shows the typical choice of the potential condition. Fig. 6(D) is in the condition that the potential barrier of the S1 transistor is too high to form an overflow path. Fig. 6(E) is in the condition that the saturation of FD is reduced because the potential barrier of the S1 transistor is too low. In Fig. 7(c), the  $V_{\rm S2L}$  was swept. Fig. 6(A) shows a typical choice of potential condition. Fig. 6(F) is in the condition that the potential barrier of the S2 transistor is too high to form an overflow path. Fig. 6(G) is in the condition that the saturation of LOFIC1 is reduced because the potential barrier of the S2 transistor is too low. From the results,  $V_{\rm TL}$ ,  $V_{\rm S1L}$ , and  $V_{\rm S2L}$  were set to -0.20, -0.15, and 0.00 V, respectively.

Fig. 8 shows the measured photoelectric conversion characteristics of the developed CIS. An over 120-dB WDR with linear response was obtained by S1, S2, and S3 signals under



Fig. 8. Measured photoelectric conversion characteristics.



Fig. 9. Measured SNR characteristics.



Fig. 10. Sample images by (a) S1, (b) S2 and (c) S3 signals captured at 285 fps with F# 4.0 lens. (a) High sensitivity S1. (b) High saturation S2. (c) High saturation S3.

single exposure. The FWC of S1, S2, and S3 were 17.8 ke<sup>-</sup>, 509 ke<sup>-</sup>, and 11.4Me<sup>-</sup>. And the spatial efficiency of the FWC for S1, S2, and S3 signals were  $6.95 \times 10^1$ ,  $1.99 \times 10^3$ , and  $4.45 \times 10^4$  e<sup>-</sup>/ $\mu$ m<sup>2</sup>, respectively. Fig. 9 shows the measured SNR characteristics of the developed CIS. A maximum SNR of 70 dB was achieved. The SNR at S1/S2 and S2/S3 switching points were 35 and 47 dB, respectively. The high SNR at two switching points was successfully achieved by the introduction of two-stage LOFIC. The readout noise of the S1 signal was 3.5 e<sup>-</sup><sub>rms</sub>, it can be reduced by optimizing column readout circuit and increasing the CG of FD [33]. The dark current shot noise of the LOFIC1 at 7 fps was less than 10% of the thermal (kTC) noise of the LOFIC1 at room temperature. SNR at the signal switching point is not affected by introducing a trench capacitor for LOFIC.

Fig. 10 shows the sample images of a light bulb, a grayscale chart, printed paper, and two stuffed animals captured at 285 fps with F# 4.0 lens. The stuffed animal on the left was illuminated with high intensity lights from both its front and back to simulate the gray phenomenon. The other stuffed animal on the upper right was placed in a dark box. Fig. 10(a)–(c)



Fig. 11. Synthesized WDR images. (a) S1 + S2 + S3 y = 0.2. (b) S1 + S2 + S3  $\gamma$  = 1. (c) S1 + S2 + S3  $\gamma$  = 1.

TABLE I
PERFORMANCE SUMMARY OF THE DEVELOPED CIS

| Process technology         |                       | 0.18µm 1-poly-Si<br>5-Metal CMOS<br>with pinned PD          |
|----------------------------|-----------------------|-------------------------------------------------------------|
| Power supply voltage       |                       | 3.3V                                                        |
| Die size                   |                       | 3.65mm <sup>H</sup> ×4.64mm <sup>V</sup>                    |
| # of effective pixels      |                       | $128^{H} \times 128^{V}$                                    |
| Pixel size                 |                       | 16μm <sup>H</sup> ×16μm <sup>V</sup>                        |
| Fill factor                |                       | 52.8%                                                       |
| Maximum frame rate         |                       | 685fps @20MHz                                               |
| Capacitance                | FD                    | 2.1fF                                                       |
|                            | LOFITreC1             | 67fF                                                        |
|                            | LOFITreC2             | 1.5pF                                                       |
| FWC Spatial Efficiency     | High sensitivity S1   | 17.8ke (69.5e /μm²)                                         |
|                            | High saturation S2    | 509ke-(1.99ke-/μm²)                                         |
|                            | High saturation S3    | 11.4Me <sup>-</sup> (44.5ke <sup>-</sup> /μm <sup>2</sup> ) |
| SNR                        | S1/S2 switching point | 35dB                                                        |
|                            | S2/S3 switching point | 47dB                                                        |
|                            | Maximum S3            | 70dB                                                        |
| Readout noise S1           |                       | 3.5 e- <sub>rms</sub>                                       |
| Dynamic range              |                       | >120dB                                                      |
| Spectral sensitivity range |                       | 200nm-1100nm                                                |
|                            |                       |                                                             |

shows the capture of S1, S2, and S3 signals, respectively. The S1 signal captured the upper right stuffed animal under low light conditions. The S2 signal captured the printed paper on the back and the grayscale chart under high light conditions. The S3 signal captured the bulb filament and the stuffed animal on the left under very high light conditions. The results show that the developed CIS exhibits a single exposure WDR performance.

Fig. 11 shows the synthesized images of the captured sample images. Fig. 11(a) and (b) are composed of S1, S2, and S3 signals with gamma values of 0.2 and 1.0, respectively. Fig. 11(c) is composed of only S1 and S3. The SNR at the signal switching point of Fig. 11(b) and (c) are over 35 dB and about 16 dB, respectively. The image quality of Fig. 11(b) is higher than that of Fig. 11(c) especially in the medium-light region near the grayscale chart. This result shows that the SNR at the signal switching points has a significant effect on WDR image quality.

The performances of the developed CIS are summarized in Table I.

Fig. 12 shows the SNR at the switching point as a function of the DR, compared to other linear response CISs. For the



Fig. 12. SNR at switching point as a function of the DR, compared to other linear response CISs.



Fig. 13. Relationship between pixel size and capacitance density.

developed prototype chip, a high SNR at the switching point of 35 dB and over 120-dB DR were achieved by a single exposure.

The pixel pitch can be scaled while maintaining its high spatial efficiency of FWC, thanks to the high-density capacitor used for LOFIC. In addition, backside illumination and stacking technologies can increase the spatial efficiency of FWC further even if the pixel pitch is decreased. Fig. 13 shows the calculated relationship between pixel size and capacitance density required for each DR. Here, the calculation was carried out with the conditions that the capacitance area ratio is 80% of all the pixel area, the number of input-referred noise is  $1 e_{rms}^{-}$ , and the signal voltage range at FD is 0.8 V. Typical MOS capacitors have a capacitance density of about 5 fF/ $\mu$ m<sup>2</sup>. High-k dielectric MIM capacitors with a capacitance density of about 50 fF/ $\mu$ m<sup>2</sup> [13], [34], and dynamic random access memory (DRAM) capacitors with a capacitance density of about 350 fF/ $\mu$ m<sup>2</sup> [35] have been reported to be useful for CIS pixels. A versatile high capacitance density and highly reliable Si deep trench capacitors with over 230 fF/ $\mu$ m<sup>2</sup> and 9.0 V break down voltage are recently developed [36]. In addition, a 700 fF/ $\mu$ m<sup>2</sup> Si deep trench capacitor was also developed [37]. By combining these capacitors with 3-D stacking technology, it is highly possible to achieve a DR of over 120 dB even for a few microns' pixel pitch using the proposed two-stage LOFIC architecture.

### IV. CONCLUSION

This article reported a two-stage LOFIC WDR CIS. The developed CIS achieved 11.4 Me<sup>-</sup> FWC, over 120-dB DR and over 35-dB SNR at signal switching points. Furthermore, the two-stage LOFIC CIS can achieve over 120-dB WDR on a few microns pixel pitch by combining high capacitance density capacitors, stacking technology, and back-side illumination. The developed two-stage LOFIC CIS is promising for high contrast sensing application in many fields such as machine vision, automotive, analytical instruments, and absorption imaging fields.

### REFERENCES

- [1] S. Iida *et al.*, "A 0.68e-RMS random-noise 121dB dynamic-range subpixel architecture CMOS image sensor with LED flicker mitigation," in *IEDM Tech. Dig.*, Dec. 2018, pp. 10.2.1–10.2.4.
- [2] K. Mabuchi et al., "CMOS image sensor comprised of floating diffusion driving pixels with buried photodiode," *IEEE J. Solid-State Circuits*, vol. 39, no. 12, pp. 2408–2416, Dec. 2004.
- [3] M. Mase, S. Kawahito, M. Sasaki, and Y. Wakamori, "A 19.5b dynamic range CMOS image sensor with 12b column-parallel cyclic A/D converters," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2005, pp. 350–351.
- [4] J.-H. Park, M. Mase, S. Kawahito, M. Sasaki, Y. Wakamori, and Y. Ohta, "A 142dB dynamic range CMOS image sensor with multiple exposure time signals," in *Proc. IEEE Asian Solid-State Circuits Conf.*, Nov. 2005, pp. 85–88.
- [5] J. Solhusvik, "A 1280×960 3.75μm pixel CMOS imager with triple exposure HDR," in *Proc. Int. Image Sensor Workshop*, Jun. 2009, pp. 344–347.
- [6] C. Sergey et al., "A 1.2MP 1/3' CMOS image sensor with light flicker mitigation," in Proc. Int. Image Sensor Workshop, Jun. 2015, pp. 405–408.
- [7] D. Sugimura, T. Mikami, H. Yamashita, and T. Hamamoto, "Enhancing color images of extremely low light scenes based on RGB/NIR images acquisition with different exposure times," *IEEE Trans. Image Process.*, vol. 24, no. 11, pp. 3586–3597, Nov. 2015.
- [8] A. Peizerat et al., "A 120dB DR and 5μm pixel pitch imager based on local integration time adaptation," in Proc. Int. Image Sensor Workshop, 2015, pp. 385–388.
- [9] S. Shafie, S. Kawahito, H.-J. Yoon, and S. Itoh, "A dynamic range expansion technique using dual charge storage in a CMOS APS and multiple exposures for reduced motion blur," *J. Inst. Image Inf. Telev. Eng.*, vol. 62, no. 12, pp. 2037–2044, 2008.
- [10] S. Velichko et al., "140 dB dynamic range sub-electron noise floor image sensor," in Proc. Int. Image Sensor Workshop, 2017, pp. 294–297.
- [11] T. Willassen et al., "A 1280–1080 4.2μm Split-diode Pixel HDR Sensor in 110nm BSI CMOS Process," in Proc. Int. Image Sensor Workshop, 2015, pp. 377–380.
- [12] K. Nishimura et al., "6.1 an over 120dB simultaneous-capture wide-dynamic-range 1.6e<sup>-</sup> ultra-low-reset-noise organic-photoconductive-film CMOS image sensor," in *IEEE Int. Solid-State Circuits Conf.* (ISSCC) Dig. Tech. Papers, Jan. 2016, pp. 110–111.
- [13] M. Takase et al., "An over 120 dB wide-dynamic-range 3.0 μm pixel image sensor with in-pixel capacitor of 41.7 fF/um2 and high reliability enabled by BEOL 3D capacitor process," in Proc. IEEE Symp. VLSI Technol., Jun. 2018, pp. 71–72.
- [14] D. Pates et al., "An APS-C format 14b digital CMOS image sensor with a dynamic response pixel," in *IEEE Int. Solid-State Circuits Conf.* (ISSCC) Dig. Tech. Papers, Feb. 2011, pp. 418–419.
- [15] F. Lalanne, P. Malinge, D. Hérault, and C. Jamin-Mornet, "A native HDR 115dB 3.2μm BSI pixel using electron and hole collection," in Proc. Int. Image Sensor Workshop, 2017, pp. 278–281.
- [16] X. Wang, B. Wolfs, G. Meynants, and J. Bogaerts, "An 89dB dynamic range CMOS image sensor with dual transfer gate pixel," in *Proc. Int. Image Sensor Workshop*, 2011, pp. 248–251.
- [17] X. Wang, C. Ma, Y. Liu, Y. Li, and Q. Zhou, "A 4M, 1.4e-noise, 96dB dynamic range, back-side illuminated CMOS image sensor," in *Proc. Int. Image Sensor Workshop*, 2015, pp. 320–323.

- [18] J. Solhusvik et al., "A 1392×976 2.8μm 120dB CIS with per-pixel controlled conversion gain," in Proc. Int. Image Sensor Workshop, 2017, pp. 298–301.
- [19] S. Sugawa, N. Akahane, S. Adachi, K. Mori, T. Ishiuchi, and K. Mizobuchi, "A 100dB dynamic range CMOS image sensor using a lateral overflow integration capacitor," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2005, pp. 352–353.
- [20] N. Akahane, S. Sugawa, S. Adachi, K. Mori, T. Ishiuchi, and K. Mizobuchi, "A sensitivity and linearity improvement of a 100-dB dynamic range CMOS image sensor using a lateral overflow integration capacitor," *IEEE J. Solid-State Circuits*, vol. 41, no. 4, pp. 851–858, Apr. 2006.
- [21] N. Akahane, S. Adachi, K. Mizobuchi, and S. Sugawa, "Optimum design of conversion gain and full well capacity in CMOS image sensor with lateral overflow integration capacitor," *IEEE Trans. Electron Devices*, vol. 56, no. 11, pp. 2429–2435, Nov. 2009.
- [22] Y. Fujihara et al., "A multi spectral imaging system with a 71dB SNR 190-1100nm CMOS image sensor and an electrically tunable multi bandpass filter," ITE Trans. Media Technol. Appl., vol. 6, no. 3, pp. 187–194, 2018.
- [23] H. Sugo et al., "A dead-time free global shutter CMOS image sensor with in-pixel LOFIC and ADC using pixel-wis e connections," in Proc. IEEE Symp. VLSI Circuits (VLSI-Circuits), Jun. 2016, pp. 224–225.
- [24] K. Miyauchi, S. Okura, K. Mori, I. Takayanagi, J. Nakamura, and S. Sugawa, "A high optical performance 2.8μm BSI LOFIC pixel with 120ke- FWC and 160μV/e- conversion gain," in *Proc. Int. Image Sensor Workshop*, 2019, pp. 246–249.
- [25] M. Murata et al., "A high near-infrared sensitivity over 70-dB SNR CMOS image sensor with lateral overflow integration trench capacitor," *IEEE Trans. Electron Devices*, vol. 67, no. 4, pp. 1653–1659, Apr. 2020.
- [26] Y. Fujihara, M. Murata, S. Nakayama, R. Kuroda, and S. Sugawa, "An over 120dB dynamic range linear response single exposure CMOS image sensor with two-stage lateral overflow integration trench capacitors," *Electron. Imag.*, vol. 2020, no. 7, pp. 143-1–143-5, 2020.
- [27] C. Li et al., "Design of an RGBW color VGA rolling and global shutter dynamic and active-pixel vision sensor," in Proc. IEEE Int. Symp. Circuits Syst. (ISCAS), May 2015, pp. 718–721.
- [28] M. Innocent et al., "Pixel with nested photo diodes and 120 dB single exposure dynamic range," in Proc. Int. Image Sensor Workshop, 2019, pp. 95–98.
- [29] J. Solhusvik et al., "A 1280×960 2.8μm HDR CIS with DCG and split-pixel combined," in Proc. Int. Image Sensor Workshop, 2019, pp. 254–257.
- [30] M. Oh et al., "3.0μm backside illuminated, lateral overflow, high dynamic range, LED flicker mitigation image sensor," in Proc. Int. Image Sensor Workshop, 2019, pp. 262–265.
- [31] Y. Sakano et al., "5.7 a 132dB single-exposure-dynamic-range CMOS image sensor with high temperature tolerance," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2020, pp. 106–107.
- [32] S. Sugawa et al., "Optical sensor, solid-state imaging device, and operating method of solid-state imaging device," U.S. Patent 7 821 560, Oct. 26, 2010.
- [33] S. Wakashima, F. Kusuhara, R. Kuroda, and S. Sugawa, "A linear response single exposure CMOS image sensor with 0.5e<sup>-</sup> readout noise and 76ke<sup>-</sup> full well capacity," in *Proc. Symp. VLSI Circuits (VLSI Circuits)*, Jun. 2015, pp. 88–89.
- [34] T. Ando et al., "CMOS compatible MIM decoupling capacitor with reliable sub-nm EOT high-k stacks for the 7 nm node and beyond," in IEDM Tech. Dig., Dec. 2016, pp. 9.4.1–9.4.4.
- [35] J.-K. Lee et al., "5.5 a 2.1" temporal noise and -105dB parasitic light sensitivity backside-illuminated 2.3μm-pixel voltage-domain global shutter CMOS image sensor using high-capacity DRAM capacitor technology," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2020, pp. 102–103.
- [36] K. Saito et al., "Over 230 fF/μm<sup>2</sup> capacitance density 9.0V break-down voltage textured deep trench SiN capacitors toward 3D integration," in Proc. Int. Conf. Solid State Devices Mater., 2020, pp. 143–144.
- [37] M. Brunet and P. Kleimann, "High-density 3-D capacitors for power systems on-chip: Evaluation of a technology based on silicon submicrometer pore arrays formed by electrochemical etching," *IEEE Trans. Power Electron.*, vol. 28, no. 9, pp. 4440–4448, Sep. 2013.